Posted in | News | Nanoelectronics

Centaur Designed New 65-nm Nano 3000 Processors Using Cadence Router

Cadence Design Systems, Inc. (NASDAQ: CDNS), the global leader in EDA360, today announced that VIA Technology's microprocessor subsidiary, Centaur Technology, achieved significant quality and time-to-market benefits by using the Cadence® Virtuoso® Space-Based Router on its latest set of processors.

Centaur used the Cadence router to help design its new 65-nanometer Nano 3000 Series processors, designed to bring enhanced digital media performance and lower power consumption to Windows 7 notebook and desktop PC markets. Centaur adopted the Space-Based Router for 65-nanometer custom datapath designs and standard cell routing.

"Compared to our previous routing solution, the Cadence Space-Based Router provided dramatic benefits in four areas: automation, throughput, density and reduced design rule checker (DRC) count," said Beth Longwell of Centaur Technology. "For example, we cut our routing cycle time in half, and block densities were increased up to 25 percent while meeting clock route requirements."

The Virtuoso Space-Based Router helps designers achieve shorter time to convergence, better quality of silicon, and differentiated products for consumer and wireless markets. Its high capacity easily handles flat and hierarchical data for 250,000 net designs, while its high-performance, multi-threaded implementation accelerates completion of the largest designs. The innovative hierarchical, 3-D space-based architecture enables accurate modeling, manipulation and checking of sophisticated geometries and constraints for sub-65-nanometer interconnect design closure. And its signoff-quality advanced design-rule interconnect checking system delivers correct-by-construction design closure.

"VIA's Centaur team experienced firsthand the benefits of using the right routing technology on advanced-node designs," said John Stabenow, technical marketing group director at Cadence. "Its state-of-the-art Nano 3000 Series processors validate the efficient and cost-effective routing made possible by the Virtuoso Space-Based Router."

Source: http://www.cadence.com/

Citations

Please use one of the following formats to cite this article in your essay, paper or report:

  • APA

    Cadence Design Systems. (2019, February 13). Centaur Designed New 65-nm Nano 3000 Processors Using Cadence Router. AZoNano. Retrieved on November 23, 2024 from https://www.azonano.com/news.aspx?newsID=17358.

  • MLA

    Cadence Design Systems. "Centaur Designed New 65-nm Nano 3000 Processors Using Cadence Router". AZoNano. 23 November 2024. <https://www.azonano.com/news.aspx?newsID=17358>.

  • Chicago

    Cadence Design Systems. "Centaur Designed New 65-nm Nano 3000 Processors Using Cadence Router". AZoNano. https://www.azonano.com/news.aspx?newsID=17358. (accessed November 23, 2024).

  • Harvard

    Cadence Design Systems. 2019. Centaur Designed New 65-nm Nano 3000 Processors Using Cadence Router. AZoNano, viewed 23 November 2024, https://www.azonano.com/news.aspx?newsID=17358.

Tell Us What You Think

Do you have a review, update or anything you would like to add to this news story?

Leave your feedback
Your comment type
Submit

While we only use edited and approved content for Azthena answers, it may on occasions provide incorrect responses. Please confirm any data provided with the related suppliers or authors. We do not provide medical advice, if you search for medical information you must always consult a medical professional before acting on any information provided.

Your questions, but not your email details will be shared with OpenAI and retained for 30 days in accordance with their privacy principles.

Please do not ask questions that use sensitive or confidential information.

Read the full Terms & Conditions.