TSMC’s 20 nm Phase I Certification for Synopsys Design Implementation Tools

Synopsys has reported that Synopsys design implementation tools has earned Phase I Certification from TSMC for its 20-nm process.

Synopsys design implementation tools have been certified for TSMC’s 20-nm design rule manuals (DRMs) and SPICE models. The certified products are Synopsys' Galaxy Custom Designer for custom implementation; StarRC for extraction; IC Validator for LVS and DRC; and IC Compiler for physical design.

Certification of the Synopsys PrimeTime suite for static timing analysis is under progress. Certification includes all the associated 20-nm technology files such as interoperable process design kit, extraction rundecks, verification runsets, and routing rules.

Synopsys' Galaxy Implementation Platform provides complete support for TSMC's new set of 20-nm design rules. StarRC is a parasitic variation modeling solution deals with the impact of advanced patterning technology caused by misalignment of mask and other key technology prerequisites.

IC Validator is Synopsys' latest native graph-based coloring that ensures in-design integration and layout decomposition with IC Compiler to achieve precise 20-nm design signoff.

IC Compiler with correct-by-construction innovative-patterning-clean routing and innovative-patterning complaint placement facilitates the optimal performance and area, which can be subjected to decomposition during production. PrimeTime supports variation impact of multi-valued SPEF model on timing, thanks to innovative patterning.

Custom Designer offers productivity aids like connectivity assisted editing and supports 20-nm constraints, latest local interconnect and cut poly, and correct-by-construction variable size through creation to address design-rule complexity.

Synopsys’ Vice President of Product Marketing, Bijan Kiani stated that the company and TSMC are handling the next-generation requirements of the design community.

Will Soutter

Written by

Will Soutter

Will has a B.Sc. in Chemistry from the University of Durham, and a M.Sc. in Green Chemistry from the University of York. Naturally, Will is our resident Chemistry expert but, a love of science and the internet makes Will the all-rounder of the team. In his spare time Will likes to play the drums, cook and brew cider.

Citations

Please use one of the following formats to cite this article in your essay, paper or report:

  • APA

    Soutter, Will. (2019, February 12). TSMC’s 20 nm Phase I Certification for Synopsys Design Implementation Tools. AZoNano. Retrieved on November 22, 2024 from https://www.azonano.com/news.aspx?newsID=24971.

  • MLA

    Soutter, Will. "TSMC’s 20 nm Phase I Certification for Synopsys Design Implementation Tools". AZoNano. 22 November 2024. <https://www.azonano.com/news.aspx?newsID=24971>.

  • Chicago

    Soutter, Will. "TSMC’s 20 nm Phase I Certification for Synopsys Design Implementation Tools". AZoNano. https://www.azonano.com/news.aspx?newsID=24971. (accessed November 22, 2024).

  • Harvard

    Soutter, Will. 2019. TSMC’s 20 nm Phase I Certification for Synopsys Design Implementation Tools. AZoNano, viewed 22 November 2024, https://www.azonano.com/news.aspx?newsID=24971.

Tell Us What You Think

Do you have a review, update or anything you would like to add to this news story?

Leave your feedback
Your comment type
Submit

While we only use edited and approved content for Azthena answers, it may on occasions provide incorrect responses. Please confirm any data provided with the related suppliers or authors. We do not provide medical advice, if you search for medical information you must always consult a medical professional before acting on any information provided.

Your questions, but not your email details will be shared with OpenAI and retained for 30 days in accordance with their privacy principles.

Please do not ask questions that use sensitive or confidential information.

Read the full Terms & Conditions.